Low Latency Ethernet 10G MAC IP Design Example User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs

ID 813665
Date 8/04/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.5.1. Test Procedure

Follow these steps to test the design examples in hardware:

  1. Click Tools > System Debugging Tools > System Console or run command: system-console &.
  2. Navigate to the hardware design directory: cd <design_example>/LL10G_1G_2_5G_PHY/hwtesting/system_console.
  3. Run the following command in the System Console:
    1. source dr_test.tcl
    Note: The default DR transition sequence is 2.5G to 1G, then back to 2.5G

    The set_jtag command used within hardware tcl file (dr_test.tcl ) places the Agilex™ 5 device on the JTAG chain and the JTAG index is set to 0 by default.

    You must connect the external QSFP28 loopback module to bank 1A before running the test.

  4. The following sample output illustrate a successful hardware test run:
    Figure 13. Sample Test Output