Low Latency Ethernet 10G MAC IP Design Example User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs

ID 813665
Date 8/04/2025
Public
Document Table of Contents

6.3.2. Clocking Scheme

Figure 34. Clocking Scheme for 2.5G MGBASE Ethernet Design Example