Low Latency Ethernet 10G MAC IP Design Example User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs
ID
813665
Date
8/04/2025
Public
1. Quick Start Guide
2. 10M/100M/1G/2.5G Ethernet Design Example
3. 10M/100M/1G/2.5G/10G Ethernet Design Example
4. 1G/2.5G Ethernet Design Example with IEEE 1588v2 Feature
5. 1G/2.5G/10G Ethernet Design Example with IEEE 1588v2 Feature
6. 2.5G Ethernet Design Example
7. 2.5G Ethernet Design Example with IEEE 1588v2 Feature
8. 10M/100M/1G/2.5G/10G MGE (Multi Gigabit Ethernet) PCS Only Ethernet Design Example
9. 10M/100M/1G/2.5G/5G/10G (USXGMII) Ethernet Design Example
10. 10M/100M/1G/2.5G/5G/10G (USXGMII) Ethernet Design Example with IEEE 1588v2 Feature
11. Interface Signals Description
12. Configuration Registers Description
13. Low Latency Ethernet 10G MAC IP Design Example User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs Archives
14. Document Revision History for the Low Latency Ethernet 10G MAC IP Design Example User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs
8.3.2. Clocking Scheme
Figure 46. Clocking Scheme for 10M/100M/1G/2.5G/10G MGE PCS only Ethernet Design Example
Note: The reconfig_clk to the Direct PHY reconfiguration module is internally driven by csr_clk.
The frequency of the output clocks from the PHY vary according to the data rate:
Data Rate | Clock | Frequency (MHz) |
---|---|---|
10G | tx_clkout/rx_clkout |
156.25 |
o_tx_clkout2 | 156.25 | |
o_rx_clkout | 156.25 | |
o_tx_clkout (System PLL clock/2) |
161.326 | |
2.5G | tx_clkout/rx_clkout |
156.25 |
o_tx_clkout2 | 156.25 | |
o_rx_clkout | 156.25 | |
o_tx_clkout (System PLL clock/2) |
161.326 | |
1G | tx_clkout/rx_clkout |
156.25 |
o_tx_clkout2 | 156.25 | |
o_rx_clkout | 156.25 | |
o_tx_clkout (System PLL clock/2) |
161.326 |