Low Latency Ethernet 10G MAC IP Design Example User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs

ID 813665
Date 8/04/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

1.5.2. Signals List

Table 5.  Debugging Signal List Based on Design Example Variant
Design Example Variant Debug Signal List
2.5G MGBASE
  • o_src_rs_req
  • i_src_rs_grant
  • o_rx_is_lockedtoref
  • o_tx_pll_locked
  • o_rst_ack_n
  • o_tx_rst_ack_n
  • o_rx_rst_ack_n
  • rx_ready
  • i_system_pll_lock
  • tx_ready
  • operating_speed
  • led_link
  • xcvr_mode
  • rx_is_lockedtodata
10M/100M/1G/2.5G MGBASE
  • o_src_rs_req
  • i_src_rs_grant
  • o_rx_is_lockedtoref
  • o_tx_pll_locked
  • o_rst_ack_n_mr_inst
  • o_tx_rst_ack_n_mr_inst
  • o_rx_rst_ack_n_mr_inst
  • rx_ready_mr_inst
  • i_system_pll_lock_mr_inst
  • tx_ready_mr_inst
  • operating_speed_mr_inst
  • led_link_mr_inst
  • xcvr_mode_mr_inst
10M/100M/1G/2.5G/10G MGBASE
  • o_src_rs_req
  • i_src_rs_grant
  • o_rx_is_lockedtoref
  • o_tx_pll_locked
  • o_rst_ack_n_mr_inst
  • o_tx_rst_ack_n_mr_inst
  • o_rx_rst_ack_n_mr_inst
  • rx_ready_mr_inst
  • i_system_pll_lock_mr_inst
  • tx_ready_mr_inst
  • operating_speed_mr_inst
  • led_link_mr_inst
  • xcvr_mode_mr_inst
  • rx_is_lockedtodata_mr_inst
  • rx_block_lock_mr_inst
10M/100M/1G/2.5G/10G MGE PCS Only
  • o_src_rs_req
  • i_src_rs_grant
  • o_rx_is_lockedtoref_mr_inst
  • o_tx_pll_locked_mr_inst
  • o_rst_ack_n_mr_inst
  • o_tx_rst_ack_n_mr_inst
  • o_rx_rst_ack_n_mr_inst
  • rx_ready_mr_inst
  • i_system_pll_lock_mr_inst
  • tx_ready_mr_inst
  • operating_speed
  • led_link
  • rx_is_lockedtodata_mr_inst
  • rx_block_lock_mr_inst
10M/100M/1G/2.5G/5G/10G USXGMII NBASE
  • o_src_rs_req
  • i_src_rs_grant
  • o_tx_pll_locked
  • o_rst_ack_n
  • o_tx_rst_ack_n
  • o_rx_rst_ack_n
  • operating_speed
  • rx_block_lock
  • o_cdr_lock
  • o_sys_pll_locked
  • o_tx_lanes_stable
  • o_rx_pcs_ready
  • channel_tx_ready
  • channel_rx_ready