Nios® V Embedded Processor Design Handbook

ID 726952
Date 1/27/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Visible to Intel only — GUID: lnx1734596025025

Ixiasoft

Document Table of Contents

4.5.3. Nios® V Processor Application Copied from UFM to RAM using Boot Copier

Altera recommends this solution for MAX® 10 FPGA Nios® V processor system designs where multiple iterations of application software development and high system performance are required. The boot copier is located within the UFM at an offset that is the same address as the reset vector. The Nios® V application is located next to the boot copier.

For this boot option, the Nios® V processor starts executing the boot copier upon system reset to copy the application from the UFM sector to the OCRAM or external RAM. Once copying is complete, the Nios® V processor transfers the program control over to the application.

Note: The applied boot copier is the same as the Bootloader via GSFI.
Figure 37.  Nios® V Application Copied from UFM to RAM using Boot Copier