Nios® V Embedded Processor Design Handbook

ID 726952
Date 1/27/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.1.1.3.8. Lockstep Tab

Table 17.  Lockstep Tab
Parameters Description
Enable Lockstep
  • Enable the dual core Lockstep system.
Enable fRNET Interface
  • Option to set the fRNET presence.
    • 0 = fRNET not included.
    • 1 = fRNET included.
Blind Window Period
  • Number of clock cycles during which the hardware automatically masks the comparator events after CPU reset (between 10 and 65535).
Default Timeout Period
  • Default value of programmable timeout on reset exit (between 0 and 255).