A newer version of this document is available. Customers should click here to go to the newest version.
2.1. Port Numbering Scheme
2.2. Clock Signals
2.3. Reset Signals
2.4. Fractured MAC Segmented Interface for FGT Transceivers
2.5. Fractured MAC SOP-Aligned Client Interface for FGT Transceivers
2.6. Fractured MII or PCS-Only Interface for FGT Transceivers
2.7. Fractured PCS66 Interface for OTN/FlexE for FGT Transceivers
2.8. MAC Flow Control Interface
2.9. Status Interface
2.10. Avalon® Memory-Mapped Reconfiguration Interfaces
2.11. Precision Time Protocol Interface
1.6. Related Documentation
Links | Description |
---|---|
F-Tile Dynamic Reconfiguration Suite Intel® FPGA IP User Guide | This document describes the features, functionality, and implementation of the F-Tile Dynamic Reconfiguration Suite Intel® FPGA IP Core. |
F-Tile Dynamic Reconfiguration Design Example User Guide | This document describes the F-Tile Dynamic Reconfiguration design example generation, simulation, compilation, and hardware testing. |
F-Tile Dynamic Reconfiguration Suite Intel® FPGA IP Release Notes | This document lists the changes and its impact for each version of the F-Tile Dynamic Reconfiguration Suite Intel® FPGA IP Core. |