Symmetric Cryptographic Accelerator Hard IP User Guide
ID
714305
Date
11/28/2025
Public
4.1. Installing and Licensing IP Cores
4.2. Specifying the IP Parameters and Options
4.3. Generated File Structure
4.4. Symmetric Cryptographic Accelerator Hard IP Flow
4.5. Dynamically Disabling the SM4 Capability
4.6. Error Handling
4.7. Error Reporting
4.8. Resetting the IP
4.9. Channel Definition and Allocation
4.10. Byte Ordering
4.11. AXI-ST Single Packet Mode
4.12. AXI-ST Multiple Packet Mode
8.2.2. Host Interface
Figure 30. Host Interface
The host interface is used to provide software access to the VSIP CSRs and to the Symmetric Cryptographic Accelerator Hard IP AXI-Lite Interface. The host interface is clocked by the board clock and uses the board reset.
The host interface consists of an JTAG to AVMM converter which connects to a host machine via JTAG and to the VSIP via AVMM Interfaces. Avalon Memory Mapped bridges provide the AVMM interfaces, enabling the host to access Global, VSIP Tx, VSIP Rx, and IOPLL CSRs. An AVMM-AXI bridge helps to convert the AVMM interface to an AXI-Lite interface which can access the Symmetric Cryptographic Accelerator Hard IP Registers.