Symmetric Cryptographic Accelerator Hard IP User Guide

ID 714305
Date 11/28/2025
Public
Document Table of Contents

2.1. Clock Signals

The app_ip_st_clk clocks almost all soft blocks of the Symmetric Cryptographic Accelerator Hard IP except the reset sequencer logic, which is clocked by app_ip_lite_clk.
Table 8.  Clock SignalsAll clocks are asynchronous to each other.
Port name Width (Bits) Description
i_crypto_clk 1 Clock port for the Symmetric Cryptographic Accelerator Hard IP clock.

The clock supports 600 MHz frequency.

app_ip_st_clk 1 Clock source for the AXI-ST interface.

The clock supports

  • 460 Mhz frequency in a –1 fabric speed grade
  • 400 Mhz frequency in a –2 fabric speed grade
  • 380 Mhz frequency in a –3 fabric speed grade
app_ip_lite_clk 1 Clock source for the AXI Lite interface and reset sequencer block.

The clock supports 100 to 150 MHz frequency.