Symmetric Cryptographic Accelerator Hard IP User Guide
ID
714305
Date
11/28/2025
Public
4.1. Installing and Licensing IP Cores
4.2. Specifying the IP Parameters and Options
4.3. Generated File Structure
4.4. Symmetric Cryptographic Accelerator Hard IP Flow
4.5. Dynamically Disabling the SM4 Capability
4.6. Error Handling
4.7. Error Reporting
4.8. Resetting the IP
4.9. Channel Definition and Allocation
4.10. Byte Ordering
4.11. AXI-ST Single Packet Mode
4.12. AXI-ST Multiple Packet Mode
2.1. Clock Signals
The app_ip_st_clk clocks almost all soft blocks of the Symmetric Cryptographic Accelerator Hard IP except the reset sequencer logic, which is clocked by app_ip_lite_clk.
| Port name | Width (Bits) | Description |
|---|---|---|
| i_crypto_clk | 1 | Clock port for the Symmetric Cryptographic Accelerator Hard IP clock. The clock supports 600 MHz frequency. |
| app_ip_st_clk | 1 | Clock source for the AXI-ST interface. The clock supports
|
| app_ip_lite_clk | 1 | Clock source for the AXI Lite interface and reset sequencer block. The clock supports 100 to 150 MHz frequency. |