Symmetric Cryptographic Accelerator Hard IP User Guide
ID
714305
Date
11/28/2025
Public
4.1. Installing and Licensing IP Cores
4.2. Specifying the IP Parameters and Options
4.3. Generated File Structure
4.4. Symmetric Cryptographic Accelerator Hard IP Flow
4.5. Dynamically Disabling the SM4 Capability
4.6. Error Handling
4.7. Error Reporting
4.8. Resetting the IP
4.9. Channel Definition and Allocation
4.10. Byte Ordering
4.11. AXI-ST Single Packet Mode
4.12. AXI-ST Multiple Packet Mode
8.2.1. Clock and Reset
This block is responsible for generating the required clocks and resets for VSIP and Crypto.
Figure 29. VSIP Clocking Block
VSIP uses the board clock (100MHz) for driving the VSIP control and status register (CSR) interface and the Symmetric Cryptographic Accelerator Hard IP AXI-Lite Interface. Apart from the board clock, the VSIP also generates two more clocks using IOPLLs for the AXI Streaming (AXI-ST) Interface and Symmetric Cryptographic Accelerator Hard IP. The two IOPLLs generating clocks are as follows:
- IOPLL0: AXI-ST clock / VSIP Clock
- IOPLL1: Crypto Core clock
Both IOPLL0 and IOPLL1 use the board clock as the reference clock. The VSIP clock is the same as the AXI-ST clock. By default, the AXI-ST clock and the Symmetric Cryptographic Accelerator Hard IP clock run at 400 MHz.