Visible to Intel only — GUID: hgc1526375346621
Ixiasoft
2.1.1. Directory Structure
2.1.2. Generating the Design
2.1.3. Simulating the E-tile Ethernet IP for Intel Agilex FPGA Design Example Testbench
2.1.4. Compiling the Compilation-Only Project
2.1.5. Compiling and Configuring the Design Example in Hardware
2.1.6. Testing the E-tile Ethernet IP for Intel Agilex FPGA Hardware Design Example
2.2.1.1. Non-PTP 10GE/25GE MAC+PCS with Optional RS-FEC Simulation Design Example
2.2.1.2. PTP 10GE/25GE MAC+PCS with Optional RS-FEC Simulation Design Example
2.2.1.3. 10GE/25GE PCS Only, OTN, or FlexE with Optional RS-FEC Simulation Design Example
2.2.1.4. 10GE/25GE Custom PCS with Optional RS-FEC Simulation Design Example
2.3.1. Simulation Design Examples
2.3.2. Hardware Design Examples
2.3.3. 100GE MAC+PCS with Optional RS-FEC Design Example Interface Signals
2.3.4. 100GE PCS with Optional RS-FEC Design Example Interface Signals
2.3.5. 100GE MAC+PCS with Optional RS-FEC Design Example Registers
2.3.6. 100GE PCS with Optional RS-FEC Design Example Registers
2.3.1.1. Non-PTP E-tile Ethernet IP for Intel Agilex FPGA 100GE MAC+PCS with Optional RS-FEC Simulation Design Example
2.3.1.2. E-tile Ethernet IP for Intel Agilex FPGA 100GE MAC+PCS with Optional RS-FEC and PTP Simulation Design Example
2.3.1.3. E-tile Ethernet IP for Intel Agilex FPGA 100GE PCS Only with Optional RS-FEC Simulation Design Example
2.3.1.4. E-tile Ethernet IP for Intel Agilex FPGA 100GE OTN with Optional RS-FEC Simulation Design Example
2.3.1.5. E-tile Ethernet IP for Intel Agilex FPGA 100GE FlexE with Optional RS-FEC Simulation Design Example
3.1.1. Hardware and Software Requirements
3.1.2. Generating the Design
3.1.3. Directory Structure
3.1.4. Simulating the Design Example Testbench
3.1.5. Compiling the Compilation-Only Project
3.1.6. Compiling and Configuring the Design Example in Hardware
3.1.7. Testing the E-tile CPRI PHY Intel® FPGA IP Hardware Design Example
4.1. Quick Start Guide
4.2. 10G/25G Ethernet Dynamic Reconfiguration Design Examples
4.3. 25G Ethernet to CPRI Dynamic Reconfiguration Design Example
4.4. CPRI Dynamic Reconfiguration Design Examples
4.5. 100G Ethernet Dynamic Reconfiguration Design Example
4.6. Document Revision History for the E-tile Dynamic Reconfiguration Design Example
4.5.1. Functional Description
4.5.2. Testing the 100G Ethernet Dynamic Reconfiguration Hardware Design Example
4.5.3. Simulation Design Examples
4.5.4. 100GE DR Hardware Design Examples
4.5.5. 100G Ethernet Dynamic Reconfiguration Design Example Interface Signals
4.5.6. 100G Ethernet Dynamic Reconfiguration Examples Registers
Visible to Intel only — GUID: hgc1526375346621
Ixiasoft
2.2.4. 10GE/25GE Design Examples Registers
Channel Number | Word Offset | Register Type |
---|---|---|
0 | 0x000000 | KR4 registers |
0x000300 | RX PCS registers | |
0x000400 | TX MAC registers | |
0x000500 | RX MAC registers | |
0x000800 | TX Statistics Counter registers | |
0x000900 | RX Statistics Counter registers | |
0x001000 | Packet Client and Packet Generator registers | |
0x002000 | PTP monitoring registers | |
0x010000 | RS-FEC configuration registers | |
0x100000 | Transceiver registers | |
1 | 0x200000 | KR4 registers |
0x200300 | RX PCS registers | |
0x200400 | TX MAC registers | |
0x200500 | RX MAC registers | |
0x200800 | TX Statistics Counter registers | |
0x200900 | RX Statistics Counter registers | |
0x201000 | Packet Client registers | |
0x202000 | PTP monitoring registers | |
0x210000 | RS-FEC configuration registers | |
0x300000 | Transceiver registers | |
2 | 0x400000 | KR4 registers |
0x400300 | RX PCS registers | |
0x400400 | TX MAC registers | |
0x400500 | RX MAC registers | |
0x400800 | TX Statistics Counter registers | |
0x400900 | RX Statistics Counter registers | |
0x401000 | Packet Client registers | |
0x402000 | PTP monitoring registers | |
0x410000 | RS-FEC configuration registers | |
0x500000 | Transceiver registers | |
3 | 0x600000 | KR4 registers |
0x600300 | RX PCS registers | |
0x600400 | TX MAC registers | |
0x600500 | RX MAC registers | |
0x600800 | TX Statistics Counter registers | |
0x600900 | RX Statistics Counter registers | |
0x601000 | Packet Client registers | |
0x602000 | PTP monitoring registers | |
0x610000 | RS-FEC configuration registers | |
0x700000 | Transceiver registers |
Addr |
Name |
Bit |
Description |
HW Reset Value |
Access |
---|---|---|---|---|---|
0x1000 | PKT_CL_SCRATCH | [31:0] | Scratch register available for testing. | RW | |
0x1001 | PKT_CL_CLNT | [31:0] | Four characters of IP block identification string "CLNT" | RO | |
0x1008 | Packet Size Configure | [29:0] | Specifies the transmit packet size in bytes. These bits have dependencies to PKT_GEN_TX_CTRL register.
|
0x25800040 | RW |
0x1009 | Packet Number Control | [31:0] | Specifies the number of packets to transmit from the packet generator. | 0xA | RW |
0x1010 | PKT_GEN_TX_CTRL | [7:0] |
|
0x6 | RW |
0x1011 | Destination address lower 32 bits | [31:0] | Destination address (lower 32 bits) | 0x56780ADD | RW |
0x1012 | Destination address upper 16 bits | [15:0] | Destination address (upper 16 bits) | 0x1234 | RW |
0x1013 | Source address lower 32bits | [31:0] | Source address (lower 32 bits) | 0x43210ADD | RW |
0x1014 | Source address upper 16bits | [15:0] | Source address (upper 16 bits) | 0x8765 | RW |
0x1016 | PKT_CL_LOOPBACK_RESET | [0] | MAC loopback reset. Set to the value of 1 to reset the design example MAC loopback. | 1'b0 | RW |
Addr |
Name |
Bit |
Description |
HW Reset Value |
Access |
---|---|---|---|---|---|
0x0 | XGMII_PKTGEN_START | [0] | Start or stop packet generator for MII interface. Valid for custom PCS, OTN, FlexE, and PCS_only modes.
|
0 | RW |
0x2 | XGMII_PKTGEN_PASS | [1] | Checks for pass or fail status of MII interface packet generation.
|
0 | RO |
Related Information