Visible to Intel only — GUID: dnc1734326410380
Ixiasoft
3.3.6.1.1. Machine Status Register (mstatus)
3.3.6.1.2. Machine Trap-Vector Base-Address Register (mtvec)
3.3.6.1.3. Machine Interrupt Register (mip and mie)
3.3.6.1.4. Machine Exception Program Counter Register (mepc)
3.3.6.1.5. Machine Cause Register (mcause)
3.3.6.1.6. Machine Trap Value Register (mtval)
4.3.1. General-Purpose Register File
4.3.2. Arithmetic Logic Unit
4.3.3. Multipy and Divide Units
4.3.4. Floating-Point Unit
4.3.5. Custom Instruction
4.3.6. Instruction Cycles
4.3.7. Reset and Debug Signals
4.3.8. Control and Status Registers
4.3.9. Trap Controller (CLINT)
4.3.10. Memory and I/O Organization
4.3.11. RISC-V based Debug Module
4.3.12. Error Correction Code (ECC)
4.3.13. Branch Prediction
4.3.14. Lockstep Module
4.3.9.1.1. Machine Status Register (mstatus)
4.3.9.1.2. Machine Trap-Vector Base-Address Register (mtvec)
4.3.9.1.3. Machine Interrupt Register (mip and mie)
4.3.9.1.4. Machine Exception Program Counter Register (mepc)
4.3.9.1.5. Machine Cause Register (mcause)
4.3.9.1.6. Machine Trap Value Register (mtval)
4.3.9.1.7. Machine Second Trap Value Register (mtval2)
Visible to Intel only — GUID: dnc1734326410380
Ixiasoft
2.3.4. Instruction Cycles
The table below provides instruction cycles for all types of instructions.
Instructions | Category | Cycles |
---|---|---|
BEQ, BNE, BLT, BGE, BLTU, BGEU | Branch Taken | 7 |
Branch Not Taken | 6 | |
LB, LH, LW, LBU, LHU | Load | More than 6 |
SB, SH, SW | Store | More than 6 |
ADD, SUB, ADDI | Arithmetic | 6 |
SLL, SLLI, SRA, SRAI, SRL, SRLI | Shift | 6 |
SLT, SLTU, SLTI, SLTIU | Compare | 6 |
AND, OR, XOR, ANDI, ORI, XORI | Logic Operation | 6 |
JAR, JALR | Jump | 6 |
ECALL, EBREAK | Environment Call and Breakpoint | 6 |
LUI, AUIPC, FENCE, FENCE.TSO, PAUSE | Others | 1 |