Visible to Intel only — GUID: jka1455152303862
Ixiasoft
3.1. Viewing Basic Project Information
3.2. Intel® Quartus® Prime Project Contents
3.3. Managing Project Settings
3.4. Managing Logic Design Files
3.5. Managing Timing Constraints
3.6. Integrating Other EDA Tools
3.7. Exporting Compilation Results
3.8. Migrating Projects Across Operating Systems
3.9. Archiving Projects
3.10. Command-Line Interface
3.11. Managing Projects Revision History
3.7.1. Exporting a Version-Compatible Compilation Database
3.7.2. Importing a Version-Compatible Compilation Database
3.7.3. Creating a Design Partition
3.7.4. Exporting a Design Partition
3.7.5. Reusing a Design Partition
3.7.6. Viewing Quartus Database File Information
3.7.7. Clearing Compilation Results
4.1. Design Planning
4.2. Create a Design Specification and Test Plan
4.3. Plan for the Target Device
4.4. Plan for Intellectual Property Cores
4.5. Plan for Standard Interfaces
4.6. Plan for Device Programming
4.7. Plan for Device Power Consumption
4.8. Plan for Interface I/O Pins
4.9. Plan for other EDA Tools
4.10. Plan for On-Chip Debugging Tools
4.11. Plan HDL Coding Styles
4.12. Plan for Hierarchical and Team-Based Designs
4.13. Design Planning Revision History
5.1. IP Catalog and Parameter Editor
5.2. Installing and Licensing Intel® FPGA IP Cores
5.3. IP General Settings
5.4. Adding IP to IP Catalog
5.5. Best Practices for Intel® FPGA IP
5.6. Specifying the IP Core Parameters and Options ( Intel® Quartus® Prime Pro Edition)
5.7. Modifying an IP Variation
5.8. Upgrading IP Cores
5.9. Simulating Intel® FPGA IP Cores
5.10. Generating Simulation Files for Platform Designer Systems and IP Variants
5.11. Synthesizing IP Cores in Other EDA Tools
5.12. Instantiating IP Cores in HDL
5.13. Support for the IEEE 1735 Encryption Standard
5.14. Introduction to Intel FPGA IP Cores Revision History
6.2.1. Modify Entity Name Assignments
6.2.2. Resolve Timing Constraint Entity Names
6.2.3. Verify Generated Node Name Assignments
6.2.4. Replace Logic Lock (Standard) Regions
6.2.5. Modify Signal Tap Logic Analyzer Files
6.2.6. Remove References to .qip Files
6.2.7. Remove Unsupported Feature Assignments
6.4.1. Verify Verilog Compilation Unit
6.4.2. Update Entity Auto-Discovery
6.4.3. Ensure Distinct VHDL Namespace for Each Library
6.4.4. Remove Unsupported Parameter Passing
6.4.5. Remove Unsized Constant from WYSIWYG Instantiation
6.4.6. Remove Non-Standard Pragmas
6.4.7. Declare Objects Before Initial Values
6.4.8. Confine SystemVerilog Features to SystemVerilog Files
6.4.9. Avoid Assignment Mixing in Always Blocks
6.4.10. Avoid Unconnected, Non-Existent Ports
6.4.11. Avoid Illegal Parameter Ranges
6.4.12. Update Verilog HDL and VHDL Type Mapping
Visible to Intel only — GUID: jka1455152303862
Ixiasoft
3.3.1. Specifying the Target Device or Board
Specify the target Intel® device or board for your project in the Device dialog box. Click the Device and Pin Options button in the dialog to specify preferences for the device configuration scheme, programming file generation, I/O timing, voltage, and other options.
- Open a project in the Intel® Quartus® Prime software.
- Click Assignments > Device.
Figure 16. Device Dialog Box
- Specify either a target Intel® FPGA board or device for your project. When you specify a board, the Intel® Quartus® Prime software generates the appropriate pin assignments script for that board automatically.
- To specify an Intel® FPGA board or development kit for your project:
- Click the Board tab.
- Select the target device Family and a supported Development Kit. Click Yes if prompted to remove existing Location and I/O Standard pin assignments. The Intel® Quartus® Prime software creates the kit's baseline design and stores the design in <current_project_dir>/devkits/<design_name>. To retain all your existing pin assignments, click No.
- Select the desired development kit and click OK.
- To specify a device family for your project:
- On the Device tab, select the Family and Device name. The list of Available devices reflects your selections.
- To further refine your selection, specify options for the Package, Pin count, Core speed grade, Name filter, and Show advanced devices filters.
- From the Available devices, select your target device Name and click OK.
- To specify an Intel® FPGA board or development kit for your project: