Agilex™ 5 FPGA E-Series 013B Development Kit User Guide

ID 860700
Date 9/02/2025
Public
Document Table of Contents

A.3.4. LPDDR4 Interfaces

The Agilex™ 5 FPGA E-Series 013B development board provides two LPDDR4 x32 interfaces connected to the FPGA at banks 2A and 3A.
Table 23.  LPDDR4 Bank 2A Pin Assignments
Schematic Signal Name FPGA Pin Number I/O Standard Description
LP4_2A_CA0 AF7 1.1 V LPDDR4 memory command/address 0
LP4_2A_CA1 AE7 1.1 V LPDDR4 memory command/address 1
LP4_2A_CA2 AF6 1.1 V LPDDR4 memory command/address 2
LP4_2A_CA3 AE6 1.1 V LPDDR4 memory command/address 3
LP4_2A_CA4 AH5 1.1 V LPDDR4 memory command/address 4
LP4_2A_CA5 AG5 1.1 V LPDDR4 memory command/address 5
LP4_2A_CKE_R0 AH6 1.1 V LPDDR4 memory clock enable
LP4_2A_CS_N0 AF4 1.1 V LPDDR4 memory chip select
LP4_2A_REFCLK_P AF3 1.1 V LPDDR4 memory FPGA reference clock (true)
LP4_2A_REFCLK_N AE4 1.1 V LPDDR4 memory FPGA reference clock (compliment)
LP4_2A_RESET_N AD4 1.1 V LPDDR4 memory reset
LP4_2A_CK_P AB3 1.1 V LPDDR4 memory clock (true)
LP4_2A_CK_N AA4 1.1 V LPDDR4 memory clock (compliment)
RZQ_B_2A_R AD3 N/A LPDDR4 RZQ
LP4_2A_DQ0 AB1 1.1 V LPDDR4 memory data 0
LP4_2A_DQ1 AA2 1.1 V LPDDR4 memory data 1
LP4_2A_DQ2 AA1 1.1 V LPDDR4 memory data 2
LP4_2A_DQ3 Y2 1.1 V LPDDR4 memory data 3
LP4_2A_DQ4 AG1 1.1 V LPDDR4 memory data 4
LP4_2A_DQ5 AF2 1.1 V LPDDR4 memory data 5
LP4_2A_DQ6 AF1 1.1 V LPDDR4 memory data 6
LP4_2A_DQ7 AE2 1.1 V LPDDR4 memory data 7
LP4_2A_DM0 AD2 1.1 V LPDDR4 memory data mask 0
LP4_2A_DQS_P0 AC1 1.1 V LPDDR4 memory data strobe 0 (True)
LP4_2A_DQS_N0 AD2 1.1 V LPDDR4 memory data strobe 0 (Compliment)
LP4_2A_DQ8 AK6 1.1 V LPDDR4 memory data 8
LP4_2A_DQ9 AK7 1.1 V LPDDR4 memory data 9
LP4_2A_DQ10 AJ7 1.1 V LPDDR4 memory data 10
LP4_2A_DQ11 AJ8 1.1 V LPDDR4 memory data 11
LP4_2A_DQ12 AG3 1.1 V LPDDR4 memory data 12
LP4_2A_DQ13 AH2 1.1 V LPDDR4 memory data 13
LP4_2A_DQ14 AH3 1.1 V LPDDR4 memory data 14
LP4_2A_DQ15 AJ3 1.1 V LPDDR4 memory data 15
LP4_2A_DM1 AJ5 1.1 V LPDDR4 memory data mask 1
LP4_2A_DQS_P1 AK4 1.1 V LPDDR4 memory data strobe 1 (True)
LP4_2A_DQS_N1 AJ4 1.1 V LPDDR4 memory data strobe 1 (Compliment)
LP4_2A_DQ16 P4 1.1 V LPDDR4 memory data 16
LP4_2A_DQ17 P5 1.1 V LPDDR4 memory data 17
LP4_2A_DQ18 U3 1.1 V LPDDR4 memory data 18
LP4_2A_DQ19 V3 1.1 V LPDDR4 memory data 19
LP4_2A_DQ20 W3 1.1 V LPDDR4 memory data 20
LP4_2A_DQ21 U4 1.1 V LPDDR4 memory data 21
LP4_2A_DQ22 P3 1.1 V LPDDR4 memory data 22
LP4_2A_DQ23 N3 1.1 V LPDDR4 memory data 23
LP4_2A_DM2 T3 1.1 V LPDDR4 memory data mask 2
LP4_2A_DQS_P2 U5 1.1 V LPDDR4 memory data strobe 2 (True)
LP4_2A_DQS_N2 T4 1.1 V LPDDR4 memory data strobe 2 (Compliment)
LP4_2A_DQ24 V5 1.1 V LPDDR4 memory data 24
LP4_2A_DQ25 V6 1.1 V LPDDR4 memory data 25
LP4_2A_DQ26 N7 1.1 V LPDDR4 memory data 26
LP4_2A_DQ27 N6 1.1 V LPDDR4 memory data 27
LP4_2A_DQ28 R7 1.1 V LPDDR4 memory data 28
LP4_2A_DQ29 P7 1.1 V LPDDR4 memory data 29
LP4_2A_DQ30 W5 1.1 V LPDDR4 memory data 30
LP4_2A_DQ31 U6 1.1 V LPDDR4 memory data 31
LP4_2A_DM3 T6 1.1 V LPDDR4 memory data mask 3
LP4_2A_DQS_P3 R5 1.1 V LPDDR4 memory data strobe 3 (True)
LP4_2A_DQS_N3 R6 1.1 V LPDDR4 memory data strobe 3 (Compliment)
Table 24.  LPDDR4 Bank 3A Pin Assignments
Schematic Signal Name FPGA Pin Number I/O Standard Description
LP4_3A_CA0 C2 1.1 V LPDDR4 memory command/address 0
LP4_3A_CA1 D3 1.1 V LPDDR4 memory strobe/address 1
LP4_3A_CA2 C3 1.1 V LPDDR4 memory strobe/address 2
LP4_3A_CA3 B3 1.1 V LPDDR4 memory strobe/address 3
LP4_3A_CA4 A6 1.1 V LPDDR4 memory strobe/address 4
LP4_3A_CA5 B5 1.1 V LPDDR4 memory strobe/address 5
LP4_3A_CKE_R0 A4 1.1 V LPDDR4 memory data enable
LP4_3A_CS_N0 C7 1.1 V LPDDR4 memory chip select
LP4_3A_REFCLK_P A7 1.1 V LPDDR4 memory FPGA reference data (true)
LP4_3A_REFCLK_N B6 1.1 V LPDDR4 memory FPGA reference data (compliment)
LP4_3A_RESET_N E15 1.1 V LPDDR4 memory reset
LP4_3A_CK_P E9 1.1 V LPDDR4 memory data (true)
LP4_3A_CK_N E10 1.1 V LPDDR4 memory data (compliment)
RZQ_B_3A_R E14 N/A LPDDR4 RZQ
LP4_3A_DQ0 H6 1.1 V LPDDR4 memory data 0
LP4_3A_DQ1 H7 1.1 V LPDDR4 memory data 1
LP4_3A_DQ2 G5 1.1 V LPDDR4 memory data 2
LP4_3A_DQ3 G6 1.1 V LPDDR4 memory data 3
LP4_3A_DQ4 M6 1.1 V LPDDR4 memory data 4
LP4_3A_DQ5 N5 1.1 V LPDDR4 memory data 5
LP4_3A_DQ6 M6 1.1 V LPDDR4 memory data 6
LP4_3A_DQ7 L6 1.1 V LPDDR4 memory data 7
LP4_3A_DM0 L7 1.1 V LPDDR4 memory data mask 0
LP4_3A_DQS_P0 K7 1.1 V LPDDR4 memory data strobe 0 (True)
LP4_3A_DQS_N0 J7 1.1 V LPDDR4 memory data strobe 0 (Compliment)
LP4_3A_DQ8 L3 1.1 V LPDDR4 memory data 8
LP4_3A_DQ9 J5 1.1 V LPDDR4 memory data 9
LP4_3A_DQ10 M3 1.1 V LPDDR4 memory data 10
LP4_3A_DQ11 L4 1.1 V LPDDR4 memory data 11
LP4_3A_DQ12 M4 1.1 V LPDDR4 memory data 12
LP4_3A_DQ13 G4 1.1 V LPDDR4 memory data 13
LP4_3A_DQ14 H3 1.1 V LPDDR4 memory data 14
LP4_3A_DQ15 H5 1.1 V LPDDR4 memory data 15
LP4_3A_DM1 K5 1.1 V LPDDR4 memory data mask 1
LP4_3A_DQS_P1 J4 1.1 V LPDDR4 memory data strobe 1 (True)
LP4_3A_DQS_N1 J3 1.1 V LPDDR4 memory data strobe 1 (Compliment)
LP4_3A_DQ16 D15 1.1 V LPDDR4 memory data 16
LP4_3A_DQ17 C13 1.1 V LPDDR4 memory data 17
LP4_3A_DQ18 C10 1.1 V LPDDR4 memory data 18
LP4_3A_DQ19 D10 1.1 V LPDDR4 memory data 19
LP4_3A_DQ20 C8 1.1 V LPDDR4 memory data 20
LP4_3A_DQ21 D9 1.1 V LPDDR4 memory data 21
LP4_3A_DQ22 D14 1.1 V LPDDR4 memory data 22
LP4_3A_DQ23 C15 1.1 V LPDDR4 memory data 23
LP4_3A_DM2 D13 1.1 V LPDDR4 memory data mask 2
LP4_3A_DQS_P2 D12 1.1 V LPDDR4 memory data strobe 2 (True)
LP4_3A_DQS_N2 C11 1.1 V LPDDR4 memory data strobe 2 (Compliment)
LP4_3A_DQ24 A8 1.1 V LPDDR4 memory data 24
LP4_3A_DQ25 B8 1.1 V LPDDR4 memory data 25
LP4_3A_DQ26 A9 1.1 V LPDDR4 memory data 26
LP4_3A_DQ27 B9 1.1 V LPDDR4 memory data 27
LP4_3A_DQ28 B13 1.1 V LPDDR4 memory data 28
LP4_3A_DQ29 A13 1.1 V LPDDR4 memory data 29
LP4_3A_DQ30 B14 1.1 V LPDDR4 memory data 30
LP4_3A_DQ31 A14 1.1 V LPDDR4 memory data 31
LP4_3A_DM3 B11 1.1 V LPDDR4 memory data mask 3
LP4_3A_DQS_P3 B10 1.1 V LPDDR4 memory data strobe 3 (True)
LP4_3A_DQS_N3 A11 1.1 V LPDDR4 memory data strobe 3 (Compliment)