Agilex™ 5 FPGA E-Series 013B Development Kit User Guide
ID
860700
Date
10/16/2025
Public
1. Overview
2. Getting Started
3. Development Kit Setup
4. Board Test System
5. Development Kit Hardware and Configuration
6. Custom Projects for the Development Kit
7. Document Revision History for the Agilex™ 5 FPGA E-Series 013B Development Kit User Guide
A. Development Kit Components
B. Developer Resources
C. Safety and Regulatory Compliance Information
A.8. Expansion Boards
Altera PCIe* gold finger daughter board supports PCIe* 3.0 x1 (8 Gbps) that is connected to the connector (J14) on the development kit board.
| FPGA Pin Number | Signal Name | Description | I/O Direction1 |
|---|---|---|---|
| To Si5332 clock generator (U23) | RPI_PCIE_REFCLK_P | Host PCIe* clock | b |
| To Si5332 clock generator (U23) | RPI_PCIE_REFCLK_N | Host PCIe* clock | b |
| K30 | RPI_PCIE_X1_PERP | PCIe* data lane 0 | i |
| K29 | RPI_PCIE_X1_PERN | PCIe* data lane 0 | i |
| P30 | RPI_PCIE_X1_PETP | PCIe* data lane 0 | o |
| P29 | RPI_PCIE_X1_PETN | PCIe* data lane 0 | o |
| AF26 | RPI_PCIE_X1_PWR_EN | PCIe* power enable | i |
| AH27 | RPI_PCIE_X1_WAKE | PCIe* wake | i |
| AK19 | RPI_PCIE_X1_CLKREQ_N | PCIe* clock request | i |
| AG26 | RPI_PCIE_X1_RST_B | PCIe* reset | b |
1
The signal direction is viewed at the Agilex™ 5 FPGA E-Series 013B Development Kit sides.