Hard Processor System Component Reference Manual: Agilex™ 3 SoCs
ID
851703
Date
5/30/2025
Public
1. Introduction to the Agilex™ 3 Hard Processor System Component
2. Configuring the Agilex™ 3 Hard Processor System Component
3. Simulating the Agilex™ 3 HPS Component
4. Simulating the Agilex™ 3 HPS bridges (H2F, LWH2F, and F2SDRAM)
5. Design Guidelines
6. Document Revision History for the Hard Processor System Component Reference Manual Agilex™ 3 SoCs
2.1. Parameterizing the HPS Component
2.2. HPS-FPGA Interfaces
2.3. SDRAM
2.4. HPS Clocks, Reset, Power
2.5. I/O Delays
2.6. Pin Mux and Peripherals
2.7. Generating and Compiling the HPS Component
2.8. Using the Address Span Extender Component
2.9. Configuring the Agilex™ 3 Hard Processor System Component Revision History
2.2.1.1. Enable MPU Standby and Event Signals
2.2.1.2. Enable General Purpose Signals
2.2.1.3. Enable Debug APB* Interface
2.2.1.4. Enable System Trace Macrocell (STM) Hardware Events
2.2.1.5. Enable SWJ-DP JTAG Interface
2.2.1.6. Enable FPGA Cross Trigger Interface
2.2.1.7. Enable AMBA* Trace Bus (ATB)
2.3.1. Configurations for HPS IP
2.3.2. Configurations for HPS EMIF IP
2.3.3. Graphical Connections of HPS to HPS-EMIF
2.3.4. Configuration when using ECC
2.3.5. Configuration of HPS EMIF Calibration Settings
2.3.6. Supported Memory Protocols Among Device Families
2.3.7. IO96 Bank and Lane Usage for HPS EMIF
2.3.8. Quartus Report of I/O Bank Usage
Report Location in Quartus User Interface Tool (GUI)
Report Location in Quartus User Interface Tool (Text)
2.3.9. Debugging with the External Memory Interface Debug Toolkit
2.3.8. Quartus Report of I/O Bank Usage
You can locate the IO96 Bank and Lane Usage Quartus Report either by using the Quartus User Interface Tool or by navigating through the project folder.
Report Location in Quartus User Interface Tool (GUI)
You can find the IO96 Bank and Lane Usage Quartus Report by using the Quartus GUI tool, navigating to Compilation Report > Detailed I/O Block Info.
Figure 19. Report Location in Quartus User Interface Tool (GUI)
Report Location in Quartus User Interface Tool (Text)
The IO96 Bank and Lane Usage Quartus Report is available at <Project Name>/output_files/<Project_Name>.fit.rpt.
This report includes a section named “Detailed I/O Block Info”, where the specific signals are placed on specific I/O Bank Pin Indexes.
Figure 20. Report Location in Quartus User Interface Tool (Text)
Note: Pins that are not used directly by the HPS-EMIF are available for I/O sharing with other protocols, such as GPIO, MIPI, LVDS SERDES, or PHY Lite, with certain HPS bridge restrictions. These restrictions are described in the tables in the Agilex™ 3 EMIF IP for Hard Processor Subsystem (HPS) appendix section of the External Memory Interfaces (EMIF) IP User Guide: Agilex™ 3 FPGAs and SoCs.