Hard Processor System Component Reference Manual: Agilex™ 3 SoCs

ID 851703
Date 5/30/2025
Public
Document Table of Contents

2.3.7. IO96 Bank and Lane Usage for HPS EMIF

The following table describes the IO96 Bank and Lane Usage for the various memory protocols when using the HPS-EMIF.
Table 11.  IO96 Bank and Lane Usage for HPS EMIF
Number of signals     12 12 12 12 12 12 12 12
Bank     3A
Sub-Bank     3A_T 3A_B
Bank Lanes   BL7 BL6 BL5 BL4 BL3 BL2 BL1 BL0
Protocol Design EMIFs                

LPDDR4

1x16 1 AC1 AC0 DQ[1] DQ[0]
2x16 1 DQ[1] DQ[0] AC1 AC0 AC1 AC0 DQ[1] DQ[0]
1x32 1 DQ[3] DQ[2] AC1 AC0 DQ[1] DQ[0]
Note: Pins that are not used directly by the HPS-EMIF are available for I/O sharing with other protocols, such as GPIO, MIPI, LVDS SERDES, or PHY Lite, with certain HPS bridge restrictions. These restrictions are described in the tables in the Agilex™ 3 EMIF IP for Hard Processor Subsystem (HPS) appendix section of the External Memory Interfaces (EMIF) IP User Guide: Agilex™ 3 FPGAs and SoCs.