LVDS Tunneling Protocol and Interface (LTPI) IP User Guide
ID
844310
Date
11/25/2025
Public
1.4.4.1. Link Detect and Link Speed Selection Frames
1.4.4.2. Link Detect Frame
1.4.4.3. Link Speed Frame
1.4.4.4. Advertise, Configure, and Accept Frames
1.4.4.5. Advertise Frames
1.4.4.6. Configure Frame
1.4.4.7. Accept Frame
1.4.4.8. LTPI Operational Frames
1.4.4.9. Default I/O Frame
1.4.4.10. Default Data Frame
1.4.3. Clock Topology
In the SCM CPLD or HPM FPGA, the local transmitter (TX) and receiver (RX) clocks are independent. The LTPI interface uses two LVDS links in each direction.
The first link is used as a clock to synchronize the TX and RX PHY on both SCM and HPM. The second link allows the RX side to use the incoming TX clock as the sampling clock for the data sample.
Figure 5. LTPI Clock Topology