Scalable Scatter-Gather DMA Intel® FPGA IP Design Example User Guide
ID
823179
Date
4/30/2025
Public
A newer version of this document is available. Customers should click here to go to the newest version.
2.4.2.1. Design Example Testbench
The following figure shows the loopback design example simulation design hierarchy.
Figure 18. DMA PCIe Mode Loopback Design Example Simulation Design Hierarchy
The tests for the loopback design example are defined with the apps_type_hwtcl parameter set to 3.
The tests run under this parameter value are defined in the following tasks:
- ebfm_cfg_rp_ep_rootport
- find_mem_bar
- ssgdma_loopback_test_1to4_ports