Scalable Scatter-Gather DMA Intel® FPGA IP Design Example User Guide

ID 823179
Date 4/30/2025
Public
Document Table of Contents

2.7.1.1. Building the Software Application Project for Nios® V/m Processor

Open Ashling RiscFree* IDE for Altera FPGAs to import Nios® V/m processor BSP and application project to RiscFree* IDE.

  1. Click File > Import Nios V C Make Project..
  2. In the Import Nios V C Make Project window, browse and select the location of the project in software/app.
  3. Click Finish. The CMake driven application or BSP project is added to the Project Explorer.
  4. Right-click the project folder and click Build Project.