Test Engine FPGA IP User Guide: Agilex™ 5 and Agilex™ 7 FPGAs

ID 817758
Date 5/31/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.3. Status Interface Signals

The Status ports are available only when the Remote Access > Export Status Interface parameter is enabled.
Table 14.  Status Signals
Port Name Width Direction Description
status_status_done 1 Output Drives high when all drivers have finished their traffic programs.

A driver can only be declared as passing if the driver is done and no errors have been asserted.

status_status_error 1 Output Drives high when any drivers assert an error.

A driver can only be declared as passing if the driver is done and no errors have been asserted.