GTS Ethernet Intel® FPGA Hard IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 817676
Date 4/07/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

1.6. GTS Ethernet Intel® FPGA Hard IP Design Flow

The following flowchart illustrates the GTS Ethernet Intel® FPGA Hard IP design flow for Ethernet general mode designs:

Figure 2. Design Flow

For Dynamically Reconfigurable Ethernet mode designs, refer to the GTS Dynamic Reconfiguration Controller IP Design Flow.

The GTS Ethernet Intel® FPGA Hard IP provides a simulation testbench and a hardware design example. When you generate the design example, the parameter editor automatically creates an example design with all necessary files for simulation and compilation . For more details, refer to Generate GTS EHIP Design Example.