GTS Ethernet Intel® FPGA Hard IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 817676
Date 4/07/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Visible to Intel only — GUID: arq1717485274940

Ixiasoft

Document Table of Contents

9.5.1. Configure the Clocks in Hardware

Follow these steps to program the hardware design example on the Agilex™ 5 device:
  1. Connect the Agilex™ 5 Premium Development Kit to the host computer.
  2. Launch the Clock Controller application, which is part of the development kit and, set the frequencies for the design example as following:
    Configure the Si5332 U412 OUT0 to 156.25MHz.
    Figure 77. Clock Controller
    Note: Refer to the Intel Agilex™ 5 Premium Development Kit Clock Controller GUI for instructions on using the clock controller application.