F-Tile Low Latency 100G Ethernet Intel® FPGA IP Design Example User Guide
ID
815243
Date
5/07/2025
Public
1.1. Directory Structure
1.2. Generating the Design Example
1.3. Command Line IP Generation Flow
1.4. Generating Tile Files
1.5. Simulating the F-Tile Low Latency 100G Ethernet Intel® FPGA IP Design Example Testbench
1.6. Compiling and Configuring the Design Example in Hardware
1.7. Testing the Design Example in Hardware
2.2. Hardware and Software Requirements
Intel uses the following hardware and software to test the design example in a Linux system:
- Quartus® Prime Pro Edition software
- QuestaSim* , VCS* , VCS* MX, Xcelium* , and Riviera-PRO* simulators
- For hardware testing:
- Agilex™ 7 FPGA I-Series Transceiver-SoC Development Kit (AGIB027R31B1E1V) or Agilex™ 7 FPGA I-Series Transceiver-SoC Development Kit (AGIB027R31B1E1VB)
- Connect the QSFP-DD Loopback Module to J27