Agilex™ 7 FPGAs and SoC FPGAs Package, Pinout, and PCB Design User Guide
ID
814028
Date
6/07/2024
Public
1. Introduction
2. Product Family Plan
3. Package Information
4. Thermal Design Considerations
5. Pin Connection Guidelines and Pinouts
6. Printed Circuit Board (PCB) Design
7. Signal Integrity Simulations
8. Validation
9. Document Revision History for the Agilex™ 7 FPGAs and SoC FPGAs Package, Pinout, and PCB Design User Guide
2.5.1. Agilex™ 7 F-Series Devices with F-Tiles
2.5.2. Agilex™ 7 F-Series Devices with E-Tile and P-Tiles
2.5.3. Agilex™ 7 I-Series Devices with F-Tiles
2.5.4. Agilex™ 7 I-Series Devices with F-Tiles and R-Tiles
2.5.5. Agilex™ 7 M-Series Devices with HBM2e
2.5.6. Agilex™ 7 M-Series Devices without HBM2e
5.2. Pinout Introduction
Agilex™ 7 device pinouts are available for download from the website in XLSX, or PDF format. A comma-delimited text file (.csv) maybe generated from the Excel (.xlsx) file and saved as a .csv if required. Pinouts for Agilex™ 7 devices are currently provided by device density and support multiple packages as applicable.
The default asset is the Excel (.xlsx) format. Clicking the title in the table launches the content-details web page and the PDF alternate format is available from the related assets table lower in the web page (scroll down to view).