Agilex™ 7 FPGAs and SoC FPGAs Package, Pinout, and PCB Design User Guide
ID
814028
Date
6/07/2024
Public
1. Introduction
2. Product Family Plan
3. Package Information
4. Thermal Design Considerations
5. Pin Connection Guidelines and Pinouts
6. Printed Circuit Board (PCB) Design
7. Signal Integrity Simulations
8. Validation
9. Document Revision History for the Agilex™ 7 FPGAs and SoC FPGAs Package, Pinout, and PCB Design User Guide
2.5.1. Agilex™ 7 F-Series Devices with F-Tiles
2.5.2. Agilex™ 7 F-Series Devices with E-Tile and P-Tiles
2.5.3. Agilex™ 7 I-Series Devices with F-Tiles
2.5.4. Agilex™ 7 I-Series Devices with F-Tiles and R-Tiles
2.5.5. Agilex™ 7 M-Series Devices with HBM2e
2.5.6. Agilex™ 7 M-Series Devices without HBM2e
2.5.3. Agilex™ 7 I-Series Devices with F-Tiles
Device | Attribute | Package | |
---|---|---|---|
Package Code | R31B | R39A | |
Pin Count | 3184 | 3948 | |
Package Size (mm) | 56 x 45 | 56 x 56 | |
Pitch (mm) | 0.92 | 0.92 | |
Type | Hex | Hex | |
Number of F-Tile | F-Tile x4 | F-Tile x6 | |
AGI 019 | GPIO (LVDS) F-Tile: FGT 32G NRZ (58G PAM4) F-Tile: FHT 58G NRZ (116G PAM4) |
480 (240) 64 (48) 8 (8) |
— |
AGI 023 | GPIO (LVDS) F-Tile: FGT 32G NRZ (58G PAM4) F-Tile: FHT 58G NRZ (116G PAM4) |
480 (240) 64 (48) 8 (8) |
— |
AGI 022 | GPIO (LVDS) F-Tile: FGT 32G NRZ (58G PAM4) F-Tile: FHT 58G NRZ (116G PAM4) |
720 (360) 64 (48) 8 (8) |
— |
AGI 027 | GPIO (LVDS) F-Tile: FGT 32G NRZ (58G PAM4) F-Tile: FHT 58G NRZ (116G PAM4) |
720 (360) 64 (48) 8 (8) |
— |
AGI 035 | GPIO (LVDS) F-Tile: FGT 32G NRZ (58G PAM4) F-Tile: FHT 58G NRZ (116G PAM4) |
— | 576 (288) 96 (72) 24 (24) |
AGI 040 | GPIO (LVDS) F-Tile: FGT 32G NRZ (58G PAM4) F-Tile: FHT 58G NRZ (116G PAM4) |
— | 576 (288) 96 (72) 24 (24) |
AGI 041 | GPIO (LVDS) F-Tile: FGT 32G NRZ (58G PAM4) F-Tile: FHT 58G NRZ (116G PAM4) |
732 (366) 64 (48) 8 (8) |
— |
2 Conditional migration between AGF 019/023/022/027 and AGF 041 in the R31B package.