Agilex™ 7 FPGAs and SoC FPGAs Package, Pinout, and PCB Design User Guide
ID
814028
Date
6/07/2024
Public
1. Introduction
2. Product Family Plan
3. Package Information
4. Thermal Design Considerations
5. Pin Connection Guidelines and Pinouts
6. Printed Circuit Board (PCB) Design
7. Signal Integrity Simulations
8. Validation
9. Document Revision History for the Agilex™ 7 FPGAs and SoC FPGAs Package, Pinout, and PCB Design User Guide
2.5.1. Agilex™ 7 F-Series Devices with F-Tiles
2.5.2. Agilex™ 7 F-Series Devices with E-Tile and P-Tiles
2.5.3. Agilex™ 7 I-Series Devices with F-Tiles
2.5.4. Agilex™ 7 I-Series Devices with F-Tiles and R-Tiles
2.5.5. Agilex™ 7 M-Series Devices with HBM2e
2.5.6. Agilex™ 7 M-Series Devices without HBM2e
7.1. Intel Advanced Link Analyzer
The Intel® Advanced Link Analyzer is a high-speed transceiver link simulator. When designing high-speed, multi-gigabit transceiver links, you must ensure end-to-end performance from the transmitter (TX) to the receiver (RX) and all interconnects in between.
Supported tiles in Agilex™ 7 Devices, include E-Tile, P-Tile, R-Tile, F-Tile FGT, and F-Tile FHT Transceivers. Obtain the IBIS-AMI models to upload into the tool. For download instructions, to the Installation section in Intel® Advanced Link Analyzer: User Guide.