Visible to Intel only — GUID: upp1708315207439
Ixiasoft
1. Introduction
2. Product Family Plan
3. Package Information
4. Thermal Design Considerations
5. Pin Connection Guidelines and Pinouts
6. Printed Circuit Board (PCB) Design
7. Signal Integrity Simulations
8. Validation
9. Document Revision History for the Agilex™ 7 FPGAs and SoC FPGAs Package, Pinout, and PCB Design User Guide
2.5.1. Agilex™ 7 F-Series Devices with F-Tiles
2.5.2. Agilex™ 7 F-Series Devices with E-Tile and P-Tiles
2.5.3. Agilex™ 7 I-Series Devices with F-Tiles
2.5.4. Agilex™ 7 I-Series Devices with F-Tiles and R-Tiles
2.5.5. Agilex™ 7 M-Series Devices with HBM2e
2.5.6. Agilex™ 7 M-Series Devices without HBM2e
Visible to Intel only — GUID: upp1708315207439
Ixiasoft
6.6. JTAG Interface
JTAG interfaces may be used for several functions and are especially useful in new board bring up validation and debug. Altera recommends access to the JTAG interface for Configuration, Toolkit utilization, and for the Signal Tap Logic Analyzer. Refer to the respective Pin Connection Guidelines for details on the I/O levels and required pull-up or pull-down resistors.