1. About the GTS Serial Lite IV Intel® FPGA IP User Guide: Agilex™ 5 E-Series/D-Series and Agilex™ 3 Devices
2. GTS Serial Lite IV Intel® FPGA IP Overview
3. Getting Started
4. Functional Description
5. Parameters
6. GTS Serial Lite IV Intel® FPGA IP Interface Signals
7. Designing with GTS Serial Lite IV Intel® FPGA IP
8. Document Revision History for the GTS Serial Lite IV Intel® FPGA IP User Guide
2.5. Resource Utilization and Latency
The resources and latency for the GTS Serial Lite IV Intel® FPGA IP were obtained from the Quartus® Prime Pro Edition software version 25.1.
Device Family | PMA Data Rate | Number of PMA Lanes | Streaming Mode | RS-FEC | CRC | ALM | Dedicated Logic Registers | ALUTs | Memory 20K | Latency (TX core clock cycle) |
---|---|---|---|---|---|---|---|---|---|---|
Agilex™ 5 | 17.16 Gbps | 4 | Full | Disabled | Enabled | 7822 | 18946 | 8192 | 4 | 96 |
Agilex™ 5 | 28.1 Gbps | 4 | Full | Disabled | Enabled | 7892 | 18861 | 8210 | 4 | 95 |
Agilex™ 3 | 12.5 Gbps | 4 | Full | Disabled | Enabled | 7784 | 18757 | 8193 | 4 | 95 |