GTS Serial Lite IV Intel® FPGA IP User Guide

ID 813966
Date 8/14/2025
Public
Document Table of Contents

2.5. Resource Utilization and Latency

The resources and latency for the GTS Serial Lite IV Intel® FPGA IP were obtained from the Quartus® Prime Pro Edition software version 25.1.

Table 5.   GTS Serial Lite IV Intel® FPGA IP Resource UtilizationThe latency measurement is based on the round trip latency from the TX core input to the RX core output.
Device Family PMA Data Rate Number of PMA Lanes Streaming Mode RS-FEC CRC ALM Dedicated Logic Registers ALUTs Memory 20K Latency (TX core clock cycle)
Agilex™ 5 17.16 Gbps 4 Full Disabled Enabled 7822 18946 8192 4 96
Agilex™ 5 28.1 Gbps 4 Full Disabled Enabled 7892 18861 8210 4 95
Agilex™ 3 12.5 Gbps 4 Full Disabled Enabled 7784 18757 8193 4 95