A newer version of this document is available. Customers should click here to go to the newest version.
                
                    
                    
                        1. About the GTS Serial Lite IV Intel® FPGA IP User Guide: Agilex™ 5 E-Series/D-Series and Agilex™ 3 Devices
                    
                
                    
                        2. GTS Serial Lite IV Intel® FPGA IP Overview
                    
                    
                
                    
                        3. Getting Started
                    
                    
                
                    
                        4. Functional Description
                    
                    
                
                    
                    
                        5. Parameters
                    
                
                    
                        6. GTS Serial Lite IV Intel® FPGA IP Interface Signals
                    
                    
                
                    
                        7. Designing with GTS Serial Lite IV Intel® FPGA IP
                    
                    
                
                    
                    
                        8. Document Revision History for the GTS Serial Lite IV Intel® FPGA IP User Guide
                    
                
            
        4.1.2.3. Alignment Paired CW
    Figure 13. Alignment Paired CW Format
    
   
   The ALIGN CW is a paired CW with START/END or END/START CWs. You can insert the ALIGN paired CW by either asserting the tx_link_reinit signal, set the Alignment Period counter, or initiating a reset. When the ALIGN paired CW is inserted, the align field is set to 1 to initiate the receiver alignment block to check data alignment across all lanes.
| Field | Value | 
|---|---|
| align | 1 | 
| eop | 0 | 
| sop | 0 | 
| usr | 0 | 
| seop | 0 |