A newer version of this document is available. Customers should click here to go to the newest version.
                
                    
                    
                        1. About the GTS Serial Lite IV Intel® FPGA IP User Guide: Agilex™ 5 E-Series/D-Series and Agilex™ 3 Devices
                    
                
                    
                        2. GTS Serial Lite IV Intel® FPGA IP Overview
                    
                    
                
                    
                        3. Getting Started
                    
                    
                
                    
                        4. Functional Description
                    
                    
                
                    
                    
                        5. Parameters
                    
                
                    
                        6. GTS Serial Lite IV Intel® FPGA IP Interface Signals
                    
                    
                
                    
                        7. Designing with GTS Serial Lite IV Intel® FPGA IP
                    
                    
                
                    
                    
                        8. Document Revision History for the GTS Serial Lite IV Intel® FPGA IP User Guide
                    
                
            
        7.1. Reset Guidelines
Follow these reset guidelines to implement your system-level reset.
  
  - Tie tx_rst_n and rx_rst_n signals together on the system level in order to reset the TX and RX PCS simultaneously.
- Assert tx_rst_n, rx_rst_n, and reconfig_reset signals at the same time. Refer to Reset and Link Initialization for more information about the IP reset and initialization sequences.
- Hold tx_rst_n, and rx_rst_n signals low, and reconfig_reset signal high and wait for tx_reset_ack and rx_reset_ack to properly reset the hard IP and the reconfiguration blocks.
- To achieve fast link-up between FPGA devices, reset the connected GTS Serial Lite IV Intel® FPGA IPs at the same time.
   Related Information