A newer version of this document is available. Customers should click here to go to the newest version.
                
                    
                    
                        1. About the GTS Serial Lite IV Intel® FPGA IP User Guide: Agilex™ 5 E-Series/D-Series and Agilex™ 3 Devices
                    
                
                    
                        2. GTS Serial Lite IV Intel® FPGA IP Overview
                    
                    
                
                    
                        3. Getting Started
                    
                    
                
                    
                        4. Functional Description
                    
                    
                
                    
                    
                        5. Parameters
                    
                
                    
                        6. GTS Serial Lite IV Intel® FPGA IP Interface Signals
                    
                    
                
                    
                        7. Designing with GTS Serial Lite IV Intel® FPGA IP
                    
                    
                
                    
                    
                        8. Document Revision History for the GTS Serial Lite IV Intel® FPGA IP User Guide
                    
                
            
        4.1.2.5. Idle CW
    Figure 15. Idle CW Format
    
   
   The MAC insert the IDLE CW when there is no transmission. During this period, the tx_avs_valid signal is low.
You can use the IDLE CW when a burst transfer has completed or the transmission is in an idle state.