Hard Processor System Component Reference Manual: Agilex™ 5 SoCs

ID 813752
Date 8/15/2025
Public
Document Table of Contents

1.1.3. HPS IP 6.0.0

Table 3.  v6.0.0 2025.01.27
Quartus® Prime Version Description Impact
24.3.1
  • Added parameterization for f2sdram SMMU port support to extended for SMMU secsid and sid functionality.
  • Updated the allowed_ranges property of the input parameters for the EOSC and F2H clocks to reflect actual constraints, which range between 25 MHz and 125 MHz.
  • Revised the SMMU port options for the fpga2hps interface. Improved the display name and description to clarify that the Platform Designer option only enables or disables the exposed ports.
  • Updated simulation models for all AXI* 4 bridges. Removed outdated simulation files and the MG AXI* 4 BFM reference.