Hard Processor System Component Reference Manual: Agilex™ 5 SoCs

ID 813752
Date 8/15/2025
Public
Document Table of Contents

2.4.1.2. FPGA-to-HPS Clocks

Note: When using the f2h_free_clk as input clock in a Linux system, update the value of the f2s_free_clk in the Linux device tree to match the actual f2h_free_clk value. For more details, refer to Clock Manager Driver for Hard Processor System.

Turning on the Enable FPGA-to-HPS Free Clock option enables the f2h_free_clk clock input. This is an alternative input to the main HPS PLL driven from the FPGA fabric instead of the dedicated hps_osc_clk pin. Turning on the Enable FPGA-to-HPS Free Clock option is subject to the same requirements as that pin.