Triple-Speed Ethernet Intel® FPGA IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs

ID 813669
Date 4/07/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

6.1.4.3. GTS Reset Sequencer Signals

Table 64.  GTS Reset Sequencer Signals
Name I/O Description
o_src_rs_req O Request to GTS Reset Sequencer from Triple-Speed Ethernet IP.
i_src_rs_grant I Grant from GTS Reset Sequencer to Triple-Speed Ethernet IP.
i_pma_cu_clk I To be connected to GTS Reset Sequencer. Runs at 250 MHz frequency.
o_refclk_bus_out 14 O To be connected to GTS Reset Sequencer. refclk status signal from GTS PMA Direct PHY IP. This signal indicates the failure on any of the refclk.
14 Refer to the Input Reference Clock Buffer Protection and Connecting Reference Clock Buffer Status to GTS Reset Sequencer Intel FPGA IP in the GTS Transceiver PHY User Guide for more details on the connectivity and functionality.