Triple-Speed Ethernet Intel® FPGA IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs

ID 813669
Date 4/07/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

6.1.9.1. 1.25 Gbps LVDS Serial Interface

If the variant includes an embedded PMA, the PMA provides a 1.25-GHz serial interface.
Table 81.  1.25 Gbps Interface Signals
Name I/O Description
ref_clk I 125 MHz local reference clock oscillator.
rx_recv_clk_in <n> I Recovered 125 MHz clock from LVDS IP.
rx_recovclkout <n> O LVDS recovered clk_out.
lvds_tx_pll_locked O LVDS transmit PLL locked status.
rxp<_n> I Serial Differential Receive Interface.
rxn<_n> I Serial Differential Receive Interface.
txp<_n> O Serial Differential Transmit Interface.
txn<_n> O Serial Differential Transmit Interface.