Low Latency Ethernet 10G MAC Intel® FPGA IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs
Visible to Intel only — GUID: smc1639579406500
Ixiasoft
Visible to Intel only — GUID: smc1639579406500
Ixiasoft
5.8.2. XGMII RX Signals
Signal | Condition | Direction | Width | Description |
---|---|---|---|---|
xgmii_rx_data[] | Use legacy Ethernet 10G MAC XGMII interface disabled or Speed is set to 10M/100M/1G/2.5G/5G/10G (USXGMII). |
In | 32 | 4-lane RX data bus. Lane 0 starts from the least significant bit.
|
xgmii_rx_control[] | Use legacy Ethernet 10G MAC XGMII interface disabled or Speed is set to 10M/100M/1G/2.5G/5G/10G (USXGMII). |
In | 4 | Control bits for each lane in xgmii_rx_data[].
|
xgmii_rx_valid | Speed is set to 10M/100M/1G/2.5G/5G/10G (USXGMII) | In | 1 | XGMII RX valid signal. When asserted, indicates that the data and control buses are valid. |
xgmii_rx[] | Use legacy Ethernet 10G MAC XGMII interface enabled. | In | 72 | 8-lane SDR XGMII receive data and control bus. Each lane contains 8 data plus 1 control bits. The signal mapping is compatible with the 64-bit MAC.
|
link_fault_status_xgmii_rx_data[] | — | Out | 2 | The following values indicate the link fault status:
|