Low Latency Ethernet 10G MAC Intel® FPGA IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs

ID 813663
Date 4/07/2025
Public

Visible to Intel only — GUID: bhc1395127812708

Ixiasoft

Document Table of Contents

5.8.4. GMII RX Signals

Table 27.  GMII RX Signals
Signal Operating Mode Direction Width Description
gmii_rx_clk
  • 1G/10G
  • 10M/100M/1G/10G
In 1 125 MHz RX clock.
gmii_rx_d[] In 8 RX data.
gmii_rx_dv In 1 When asserted, indicates the RX data is valid.
gmii_rx_err In 1 When asserted, indicates the RX data contains error.
gmii16b_rx_clk
  • 1G/2.5G (MGBASE)
  • 10M/100M/1G/2.5G (MGBASE)
  • 10M/100M/1G/2.5G/10G (MGBASE)
In 1 156.25 MHz RX clock for 2.5G; 62.5 MHz RX clock for 1G; 62.5 MHz RX clock for 10M/100M/1G.
gmii16b_rx_d[] In 16 RX data.
gmii16b_rx_dv In 2 When asserted, indicates the RX data is valid.
gmii16b_rx_err In 2 When asserted, indicates the RX data contains error.