Low Latency 40G Ethernet Intel® FPGA IP Design Example User Guide: Agilex™ 5 FPGAs and SoCs

ID 813654
Date 1/23/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

2.2. Hardware and Software Requirements

Altera uses the following hardware and software to test the design example in a Linux system:

  • Quartus® Prime Pro Edition software
  • ModelSim* , Riviera-PRO* , VCS* MX, and Xcelium* simulators
  • System console
  • Agilex™ 5 FPGA E-Series 065B Premium Development Kit (ES1) (Part number: A5ED065BB32AE6SR0)
  • QSPF28 Loopback module