Agilex™ 7 Clocking and PLL User Guide: M-Series

ID 769001
Date 10/09/2025
Public
Document Table of Contents

6.1.2. Setting Up the IOPLL IP

Figure 25.  IOPLL IP
  1. At the dynamic reconfiguration tab, enable dynamic reconfiguration of PLL using calibration IP.
  2. Set the respective base address for the I/O PLL desired to be configured from 0 to 255. You cannot share the same base address if you use more than one PLL in the design. Quartus® Prime reads the base address and knows which PLL on the chip to reconfigure.
    Note: I/O bank cannot simultaneously support a PLL running dynamic reconfiguration and an EMIF.