Intel Agilex® 7 LVDS SERDES User Guide: F-Series and I-Series
ID
721819
Date
4/10/2023
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Overview
2. Intel Agilex® 7 F-Series and I-Series High-Speed SERDES Architecture
3. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Transmitter
4. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Receiver
5. Intel Agilex® 7 F-Series and I-Series High-Speed LVDS I/O Implementation Guide
6. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Timing
7. LVDS SERDES Intel® FPGA IP Design Examples
8. Intel Agilex® 7 F-Series and I-Series High-Speed SERDES Design Guidelines
9. Intel Agilex® 7 F-Series and I-Series High-Speed SERDES Troubleshooting Guidelines
10. Documentation Related to the Intel Agilex® 7 LVDS SERDES User Guide: F-Series and I-Series
11. Document Revision History for the Intel Agilex® 7 LVDS SERDES User Guide: F-Series and I-Series
5.1.5.1. LVDS SERDES Intel® FPGA IP General Settings
Parameter | Value | Description |
---|---|---|
Functional mode |
|
Specifies the functional mode of the interface. Default is TX. |
Number of channels |
|
Specifies the number of serial channels in the interface. Default is 1.
For an LVDS RX design, place the refclk pin on the same I/O bank as the receiver. |
Data rate | 150.0 to 1600.0 | Specifies the data rate (in Mbps) of a single serial channel. Default is 1000.0. The data rate follows the I/O PLL VCO operating range. The maximum data rate depends on the device core speed grade. |
SERDES factor | 3, 4, 5, 6, 7, 8, 9, and 10 | Specifies the serialization rate or deserialization rate for the LVDS interface. Default is 10. |
Use backwards-compatible port names |
|
Turn on to use legacy top-level names that are compatible with the ALTLVDS_TX and ALTLVDS_RX IPs. |