Intel Agilex® 7 LVDS SERDES User Guide: F-Series and I-Series
ID
721819
Date
4/10/2023
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Overview
2. Intel Agilex® 7 F-Series and I-Series High-Speed SERDES Architecture
3. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Transmitter
4. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Receiver
5. Intel Agilex® 7 F-Series and I-Series High-Speed LVDS I/O Implementation Guide
6. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Timing
7. LVDS SERDES Intel® FPGA IP Design Examples
8. Intel Agilex® 7 F-Series and I-Series High-Speed SERDES Design Guidelines
9. Intel Agilex® 7 F-Series and I-Series High-Speed SERDES Troubleshooting Guidelines
10. Documentation Related to the Intel Agilex® 7 LVDS SERDES User Guide: F-Series and I-Series
11. Document Revision History for the Intel Agilex® 7 LVDS SERDES User Guide: F-Series and I-Series
4.3.1. Non-DPA Mode
The non-DPA mode disables the DPA and synchronizer blocks. The receiver registers the input serial data at the rising edge of the serial fast_clock clock.
The I/O PLL generates the fast_clock clock signal. The fast_clock signal clocks the data realignment and deserializer blocks.
Figure 19. Receiver Data Path Block Diagram—Non-DPA Mode