Visible to Intel only — GUID: eic1741905059435
Ixiasoft
Answers to Top FAQs
1. FPGA Simulation Basics
2. Siemens EDA QuestaSim* Simulator Support
3. Synopsys VCS* Support
4. Aldec Active-HDL and Riviera-PRO Support
5. Cadence Xcelium* Parallel Simulator Support
6. Quartus® Prime Pro Edition User Guide Third-party Simulation Archive
A. Quartus® Prime Pro Edition User Guides
1.1. FPGA Simulation Essential Elements
1.2. Overview of Simulation Tool Flow
1.3. Simulation Tool Flow
1.4. Supported Simulation Flows
1.5. Supported Hardware Description Languages
1.6. Supported Simulation Types
1.7. Supported Simulators
1.8. Post-Fit Simulation Support by FPGA Family
1.9. Automating Simulation with the Run Simulation Feature
1.10. Using Precompiled Simulation Libraries
1.11. FPGA Simulation Basics Revision History
1.9.3.1. Specifying Required Simulation Settings for Run Simulation (Batch Mode)
1.9.3.2. Optional Simulation Settings for Run Simulation (Batch Mode)
1.9.3.3. Launching Simulation with the Run Simulation Feature
1.9.3.4. Running RTL Simulation using Run Simulation
1.9.3.5. Output Directories and Files for Run Simulation
Visible to Intel only — GUID: eic1741905059435
Ixiasoft
1.9.2. Starting RTL Simulation from the Quartus® Prime GUI
You can start RTL simulation (using the Run Simulation feature) from a menu command in the Quartus® Prime GUI. This menu command is equivalent to running execute_flow -simulation.
To start RTL simulation (using the Run Simulation feature) from a menu command, follow these steps:
- Setup the Run Simulation feature for your Quartus® Prime project, as Setting Up the Run Simulation Feature describes.
- In the Quartus® Prime GUI, click Tools > Run Simulation > RTL Simulation. The Quartus® Prime software starts the RTL simulation, according to your Run Simulation setup.
Figure 11. Starting RTL Simulation from the Quartus® Prime GUI
Note: If you have not already run Analysis & Synthesis, clicking RTL Simulation runs the compilation flow before launching simulation.