Agilex™ 7 General-Purpose I/O User Guide: F-Series and I-Series
A newer version of this document is available. Customers should click here to go to the newest version.
Visible to Intel only — GUID: qna1644984980183
Ixiasoft
Visible to Intel only — GUID: qna1644984980183
Ixiasoft
2.2.1. Supported I/O Standards for GPIO Banks
The True Differential Signaling I/O standard is compatible with the LVDS, RSDS, Mini-LVDS, and LVPECL standards at a lower signal swing.
- For 1.5V VCCIO_PIO bank, the maximum input voltage is 1.7 V
- For 1.2V VCCIO_PIO bank, the maximum input voltage is 1.4 V
By default, the Quartus® Prime software assigns 1.2 V to the VCCIO_PIO pin in unused I/O banks. To assign 0 V, 1.2 V, or 1.5 V I/O standards to the pin, specify the assignment in the .qsf file located in your design directory.
I/O Standard | VCCIO_PIO (V) | VCCPT (V) | VREF (V) | VTT (V) | JEDEC Standard | |
---|---|---|---|---|---|---|
Input | Output | |||||
1.2 V LVCMOS | 1.2 | 1.2 | 1.8 | — | — | JESD-12A.01 |
SSTL-12 | 1.2 | 1.2 | 1.8 | 0.6 | 0.6 | JESD79-4B |
HSTL-12 | 1.2 | 1.2 | 1.8 | 0.6 | 0.6 | JESD-16A |
HSUL-12 | 1.2 | 1.2 | 1.8 | 0.6 | — | JESD209-3C |
POD12 | 1.2 | 1.2 | 1.8 | Internally calibrated | 1.2 | JESD79-4B |
Differential SSTL-12 1 | 1.2 | 1.2 | 1.8 | — | 0.6 | JESD79-4B |
Differential HSTL-12 1 | 1.2 | 1.2 | 1.8 | — | 0.6 | JESD8-16A |
Differential HSUL-12 1 | 1.2 | 1.2 | 1.8 | — | — | JESD209-3C |
Differential POD-12 1 | 1.2 | 1.2 | 1.8 | Internally calibrated | 1.2 | JESD79-4B |
True Differential Signaling 2 | 1.2/1.5 | 1.5 | 1.8 | — | — | — |