Visible to Intel only — GUID: nym1558662310624
Ixiasoft
Visible to Intel only — GUID: nym1558662310624
Ixiasoft
5. Parameters
Parameter | Value | Default | Description |
---|---|---|---|
General Design Options | |||
XCVR Mode |
|
PAM4 | Select the PCS modulation mode. |
Number of lanes |
|
2 | Select the number of lanes. |
Transceiver reference clock frequency |
|
156.25 MHz | Specifies the transceiver's reference clock frequency. |
Preserve unused transceiver channels for PAM4 | Enable Disable |
Disable | Turn on to preserve unused transceiver channels for PAM4 mode. |
Reference clock frequency for preserved channels | 125 MHz to 500 MHz | 156 MHz | Set the clock frequency of reference clock for the unused preserved channels. If used, this value must be the same as the reference clock frequency that you set for other unused preserved channels in the same tile. This option is only applicable when you turn on Preserve unused transceiver channels for PAM4. |
User Interface | |||
Enable Auto Alignment | Enable Disable |
Disable | Turn on to enable automatic lane alignment feature. |
Enable RSFEC | Enable Disable |
Enable | Turn on to enable the RS-FEC feature. For PAM4 PCS modulation mode, RS-FEC is always enabled. |
Enable CRC | Enable Disable |
Disable | Turn on to enable CRC error detection and correction. |
Alignment Period | 128-65536 | 128 | Specifies the alignment marker period. The value must be x2. |
Streaming Mode |
|
Full | Select the data streaming for the IP. Full: This mode sends a start-of-packet and end-of-packet cycle within a frame. Basic: This is a pure streaming mode where data is sent without a start-of-packet, empty, and end-of-packet to increase bandwidth. |
Transceiver data rate |
|
53.125 Gbps (PAM4) 25.0 Gbps (NRZ) |
Specifies the effective data rate at the output of the transceiver incorporating transmission and other overheads. The value is calculated by the IP by rounding up to 1 decimal place in Gbps unit. |
IP Debug and Phy Dynamic Reconfiguration
Parameter | Value | Default | Description |
---|---|---|---|
Dynamic Reconfiguration | |||
Enable dynamic reconfiguration | — | Enable | Turn on to enable dynamic reconfiguration interface of Transceiver Native PHY. |
Enable Native PHY Debug Master Endpoint | Disable Enable |
Disable | Turn on to enable the Native PHY Debug Master Endpoint and Optional Reconfiguration Logic Parameters of Transceiver Native PHY. |
Optional Reconfiguration Logic | |||
Enable capability registers | Disable Enable |
Disable | Turn on to enable capability register of Transceiver Native PHY, which provide high level information about the transceiver PLL configuration. |
Set user-defined IP identifier | — | 0 | Sets a user-defined numeric identifier that can be read from the user-identifier offset when the capability registers are enabled. You must enable the Enable capability registers parameter to change the value for this parameter. |
Enable control and status registers | Disable Enable |
Disable | Turn on to enable control and status registers of Transceiver Native PHY. |
For parameters in the PMA Adaptation tab, refer to the PMA Adaptation topic in the E-Tile Transceiver PHY User Guide.