Visible to Intel only — GUID: bhc1410937239327
Ixiasoft
Visible to Intel only — GUID: bhc1410937239327
Ixiasoft
4. SDI II IP Core Parameters
Parameter |
Value |
Description |
---|---|---|
Configuration Options | ||
Video standard |
SD-SDI, HD-SDI, 3G-SDI, HD-SDI dual link, Dual rate (up to HD-SDI), Triple rate (up to 3G-SDI), Multi rate (up to 12G-SDI) |
Sets the video standard.
Note: SD-SDI, HD-SDI dual link, and dual-rate (up to HD-SDI) options are not available for Intel® Agilex™ F-tile, Intel® Arria® 10, Intel® Cyclone® 10 GX, and Intel® Stratix® 10 devices. Multi-rate (up to 12G-SDI) option is not available for Arria V, Cyclone V and Stratix V devices.
Note: 12G-SDI single-rate which was available in Intel® Agilex™ device family in Quartus 21.4 is replaced by multi-rate (up to 12G) mode. The IP with multi-rate mode must be regenerated.
|
SD interface bit width |
10, 20 |
Selects the SD interface bit width. Only applicable for dual rate and triple rate. |
Direction |
Bidirectional, Receiver, Transmitter |
Sets the port direction. The selection enables or disables the receiver and transmitter supporting logic appropriately.
|
Transceiver and/or Protocol | Combined, Transceiver, Protocol |
Selects the transceiver or protocol components, or both.
Note: This option is available only for Arria V, Cyclone V, and Stratix V devices.
|
Transceiver Options | ||
Transceiver reference clock frequency | 148.5/148.35 MHz, 74.25/74.175 MHz, |
Selects the transceiver reference clock frequency. The 74.25/74.175 MHz option is available only for HD-SDI and HD-SDI dual link video standards, and if you select CMU as the TX PLL.
Note: This option is not available if you select ATX PLL.
|
TX PLL type | CMU, ATX |
Selects the transmitter PLL for TX or bidirectional ports. ATX PLL is useful for bidirectional channels—you can use the ATX PLL as the transmitter PLL instead of the CMU PLL from another channel.
Note: This option is not available if you select ATX PLL.
|
Dynamic Tx clock switching | Off, Tx PLL switching, Tx PLL reference clock switching |
Note: This option is only available for Arria V, Cyclone V, and Stratix V devices using TX or bidirectional ports, and all video standards except SD-SDI.
|
Receiver Options |
||
Increase error tolerance level |
On, Off |
Turn on this option to increase the tolerance level for consecutive missed end of active videos (EAVs), start of active videos (SAVs), or erroneous frames. |
CRC error output |
On, Off |
|
Extract Payload ID (SMPTE ST 352) |
On, Off |
You must turn on this option for 3G-SDI, HD SDI dual link, triple-rate, and multi-rate modes. The extracted payload ID is required for consistent detection of the 1080p format. It is compulsory to turn on this option for design example demonstration when you turn on Convert HD-SDI dual link to 3G-SDI (level B) or Convert 3G-SDI (level B) to HD-SDI dual link. |
Rx core clock (rx_coreclk) frequency |
|
Selects the supported clock frequency for the rx_coreclk signal. This option is only available when you select Multi rate (up to 12G-SDI) in Receiver or Bidirectional mode. For other standards, the default frequency is 148.5/148.35 MHz.
Note: This option is only available in Intel® Quartus® Prime Pro Edition software
Note: The frequency range - 100 MHz to 156.25 MHz is available in Intel® Agilex™ F-tile in the Intel® Quartus® Prime Pro Edition software. Intel recommends to use the same clock as i_csr_clk port on F-tile Dynamic Reconfiguration Suite Intel® FPGA IP.
|
Convert HD-SDI dual link to 3G-SDI (level B) |
On, Off |
Note: This option is only available for Arria V, Cyclone V, and Stratix V devices using HD-SDI dual link receiver.
|
Convert 3G-SDI (level B) to HD-SDI dual link |
On, Off |
Note: This option is only available for Arria V, Cyclone V, and Stratix V devices using 3G-SDI receiver.
|
Transmitter Options |
||
Insert payload ID (SMPTE ST 352) |
On, Off |
|
Video Streaming Options |
||
Enable active video data protocols |
AXIS-VVP Full, None |
|
Bits per color sample |
10, 12 |
|