1. MAX® 10 External Memory Interface Overview
                    
                    
                
                    
                        2. MAX® 10 External Memory Interface Architecture and Features
                    
                    
                
                    
                        3. MAX® 10 External Memory Interface Design Considerations
                    
                    
                
                    
                        4. MAX® 10 External Memory Interface Implementation Guides
                    
                    
                
                    
                        5. UniPHY IP References for MAX® 10 Devices
                    
                    
                
                    
                    
                        6. MAX® 10 External Memory Interface User Guide Archives
                    
                
                    
                    
                        7. Document Revision History for the MAX® 10 External Memory Interface User Guide
                    
                
            
        
                        
                        
                            
                            
                                2.1. MAX® 10 I/O Banks for External Memory Interface
                            
                        
                            
                            
                                2.2. MAX® 10 DQ/DQS Groups
                            
                        
                            
                            
                                2.3. MAX® 10 External Memory Interfaces Maximum Width
                            
                        
                            
                            
                                2.4. MAX® 10 Memory Controller
                            
                        
                            
                                2.5. MAX® 10 External Memory Read Datapath
                            
                            
                        
                            
                                2.6. MAX® 10 External Memory Write Datapath
                            
                            
                        
                            
                            
                                2.7. MAX® 10 Address/Command Path
                            
                        
                            
                            
                                2.8. MAX® 10 PHY Clock (PHYCLK) Network
                            
                        
                            
                            
                                2.9. Phase Detector for VT Tracking
                            
                        
                            
                            
                                2.10. On-Chip Termination
                            
                        
                            
                            
                                2.11. Phase-Locked Loop
                            
                        
                            
                            
                                2.12. MAX® 10 Low Power Feature
                            
                        
                    
                4.3.1. MAX® 10 Supported DDR2 or DDR3 Topology
 For DDR2 or DDR3/DDR3L, the external memory interface IP for  MAX® 10 devices uses two capture clocks with two discrete devices. 
  
 
  
   Figure 13. Supported Topology for DDR2 or DDR3 Memory InterfacesThis figure shows the supported DDR2/DDR3 topology. One clock captures the lower 16 bit of data and the other clock captures the top 8 bit of data. The memory interface IP in  MAX® 10 devices generates DDR2 or DDR3/DDR3L IPs targeted for this configuration only.