Visible to Intel only — GUID: hfq1599079998889
Ixiasoft
1. Overview
2. Getting Started
3. F-Tile Ethernet Intel® FPGA Hard IP Parameters
4. Functional Description
5. Clocks
6. Resets
7. Interface Overview
8. Configuration Registers
9. Supported Modules and IPs
10. Supported Tools
11. F-Tile Ethernet Intel® FPGA Hard IP User Guide Archives
12. Document Revision History for F-Tile Ethernet Intel® FPGA Hard IP User Guide
4.4.1. Features
4.4.2. PTP Timestamp Accuracy
4.4.3. PTP Client Flow
4.4.4. RX Virtual Lane Offset Calculation for No FEC Variants
4.4.5. Virtual Lane Order and Offset Values
4.4.6. UI Adjustment
4.4.7. Reference Time Interval
4.4.8. Minimum and Maximum Reference Time (TAM) Interval for UI Measurement (Hardware)
4.4.9. UI Value and PMA Delay
4.4.10. Routing Delay Adjustment for Advanced Timestamp Accuracy Mode
4.4.11. Routing Delay Adjustment for Basic Timestamp Accuracy Mode
5.1. Clock Connections in Single Instance Operation
5.2. Clock Connections in Multiple Instance Operation
5.3. Clock Connections in MAC Asynchronous FIFO Operation
5.4. Clock Connections in PTP-Based Synchronous and Asynchronous Operation
5.5. Clock Connections in Synchronous Ethernet Operation
5.6. Custom Cadence
7.1. Status Interface
7.2. TX MAC Avalon ST Client Interface
7.3. RX MAC Avalon ST Aligned Client Interface
7.4. TX MAC Segmented Client Interface
7.5. RX MAC Segmented Client Interface
7.6. MAC Flow Control Interface
7.7. PCS Mode TX Interface
7.8. PCS Mode RX Interface
7.9. FlexE and OTN Mode TX Interface
7.10. FlexE and OTN Mode RX Interface
7.11. Custom Rate Interface
7.12. Deterministic Latency Interface
7.13. 32-bit Soft CWBIN Counters
7.14. Reconfiguration Interfaces
7.15. Precision Time Protocol Interface
7.2.1. TX MAC Avalon ST Client Interface with Disabled Preamble Passthrough
7.2.2. TX MAC Avalon ST Client Interface with Enabled Preamble Passthrough
7.2.3. Using MAC Avalon ST skip_crc Signal to Control Source Address, PAD, and CRC Insertion
7.2.4. Using MAC Avalon ST i_tx_error Signal to Mark Packets Invalid
7.4.1. TX MAC Segmented Client Interface with Disabled Preamble Passthrough
7.4.2. TX MAC Segmented Client Interface with Enabled Preamble Passthrough
7.4.3. Using MAC Segmented skip_crc Signal to Control Source Address, PAD, and CRC Insertion
7.4.4. Using MAC Segmented i_tx_mac_error to Mark Packets Invalid
Visible to Intel only — GUID: hfq1599079998889
Ixiasoft
6. Resets
Ethernet reset ports control for the F-Tile Ethernet Intel® FPGA Hard IP consists of four main reset ports and five soft datapath and statistics register resets.
Figure 29. Conceptual Overview of General IP Core Reset Logic
The general reset signals reset the following functions:
- i_reconfig_reset: Resets the entire reconfiguration clock domain, including the soft CSR registers and Avalon® memory-mapped interface.
- i_tx_rst_n: Resets the TX datapath, TX transceivers, and TX EMIB adapters.
- i_rx_rst_n: Resets the RX datapath, RX transceivers, and RX EMIB adapters.
Note: When RX MAC is in reset, TX MAC is only able to transmit idles or remote fault indications if link fault signaling is enabled. You are unable to transmit the data. The o_tx_ready/o_tx_mac_ready remains low.
- i_rst_n: Resets TX/RX datapaths, transceivers, and EMIB adapters.
Note: The system PLL cannot be reset.
Reset Signal | PHY | Datapath | Stats | Soft CSRs | |||||
---|---|---|---|---|---|---|---|---|---|
TX | RX | PCS TX | PCS RX | MAC TX | MAC RX | MAC TX | MAC RX | ||
Port Resets | |||||||||
i_rst_n | √ | √ | √ | √ | √ | √ | √ | √ | |
i_tx_rst_n | √ | √ | √ | √ | |||||
i_rx_rst_n | √ | √ | √ | √ | |||||
i_reconfig_reset | √ | ||||||||
Register Resets | |||||||||
eio_sys_rst | √ | √ | √ | √ | √ | √ | √ | √ | |
soft_tx_rst | √ | √ | √ | √ | |||||
soft_rx_rst | √ | √ | √ | √ | |||||
rst_tx_stats | √ | ||||||||
rst_rx_stats | √ |