Device Design Guidelines: Agilex™ 3 FPGAs and SoCs

ID 849807
Date 7/09/2025
Public
Document Table of Contents

3.1. Device Variant

Table 6.  Device Variant Checklist
Number Done? Checklist item
1   Understand the Agilex™ 3 series and device group.
2   Consider the logic elements (LEs) required, I/O pin count, LVDS SERDES channels, PLL count, memory size, DSP blocks size, EMIF, transceivers channel count, Protocol IP cores, HPS features, MIPI D-PHY*, power option, operating temperature and speed grade requirement based on your design.

The Agilex™ 3 device family consists of the C-Series which operates with a fixed voltage. You can begin by outlining your design requirements and necessary features, then cross-check with the product tables to identify the most suitable device for your design.