6.1. Synthesis Tool
6.2. Device Resource Reports
6.3. Quartus® Prime Message
6.4. Design Assistant Design Rule Checking
6.5. Timing Constraints and Analysis
6.6. Area and Timing Optimization
6.7. Preserving Performance and Reducing Compilation Time
6.8. Designing with Hyperflex®
6.9. Simulation
6.10. Power Analysis
6.11. Design Implementation, Analysis, Optimization and Verification Revision History
6.8. Designing with Hyperflex®
Number |
Done? |
Checklist Item |
---|---|---|
1 |
Use Hyperflex® feature to optimize your design and achieve enhanced performance. |
Hyperflex® core architecture adds registers to both the interconnect routing and the inputs of all major functional blocks in the FPGA. These added registers, called Hyper-Registers, are different from conventional registers. Conventional registers are present only in the adaptive logic modules (ALMs). Hyper-Registers can help to achieve significant core performance improvement.
To achieve this enhanced performance, you must optimize your designs using the following steps:
- Hyper-Retiming
- Hyper-Pipelining
- Hyper-Optimization
For more information about high performance design, refer to the Altera FPGA Technical Training website.